

# Harmonic Elimination in Cascade Multilevel Inverter with Non Equal DC Sources using Genetic Algorithm

Sudhakar V. Pawar<sup>1</sup>, Mrs. Shimi S.L.<sup>2</sup>

M.E. (I&C) Student, Electrical Department, NITTTR, Chandigarh, India<sup>1</sup>

Asst. Professor, Electrical Department, NITTTR, Chandigarh, India<sup>2</sup>

**Abstract**: The elimination of harmonics in a cascaded multilevel inverter by considering the un-equality of separated dc sources by using Genetic and Differential Evolutionary Algorithm and compared. Solving a nonlinear transcendental equation set describing the harmonic-elimination problem with non-equal dc sources reaches the limitation of contemporary computer algebra software tools using the resultant method. The proposed approach in this paper can be applied to solve the problem in a simpler manner, even when the number of switching angles is increased and the determination of these angles using the resultant theory approach is not possible. Theoretical results are verified by simulations results for an 11-level H-bridge inverter. Results show that the proposed method does effectively eliminate a great number of specific harmonics, and the output voltage is resulted in low total harmonic distortion.

Keywords: Genetic Algorithm (GA), multilevel inverter, selective harmonic elimination, unequal dc sources.

### I. INTRODUCTION

Multilevel voltage-source inverters configuration to reach high power ratings and high quality output waveforms besides reasonable dynamic responses. Among the different topologies for multilevel inverters, the cascaded multilevel inverter has received special attention due to its modularity and simplicity of control. The principle of operation of this inverter is usually based on synthesizing the desired output voltage waveform from several steps of voltage, which is typically obtained from dc voltage sources. There are different power circuit topologies for multilevel inverters. The most familiar power circuit topology for multilevel inverters is based on the cascade connection of an 's' number of single-phase full-bridge inverters to generate a (2s + 1) number of levels. However, from the practical point of view, it is somehow difficult to keep equal the magnitude of separated dc sources (SDCSs) of different levels. This can be caused by the different charging and discharging time intervals of dc-side voltage sources. To control the output voltage and to eliminate the undesired harmonics in multilevel converters with equal dc voltages, various modulation methods such as sinusoidal pulse width modulation (PWM) and space-vector PWM techniques are suggested.

This method is also applied to multilevel inverters with unequal dc sources. However, applying the inequality of dc sources results to the asymmetry of the transcendental equation set to be solved and requires the solution of a set of high-degree equations, which is beyond the capability of contemporary computer algebra software tools. In fact, the resultant theory is limited to find up to six switching angles for equal dc voltages and up to three switching angles for non-equal dc voltage. More recently, the realtime calculation of switching angle switch analytical proof is presented to minimize the total harmonic distortion (THD) of the output voltage of multilevel converters. Copyright to IJARCCE DOI 10.171

are a suitable However, the presented analytical proof is only valid to s and high quality minimize all harmonics including triples and cannot be ynamic responses. extended to minimize only non-triple harmonics that are altilevel inverters, suitable for three-phase applications.

> The GA algorithm is developed to deal with the SHE problem with unequal dc sources while the number of switching angles is increased and the determination of these angles using conventional iterative methods as well as the resultant theory is not possible.

> In addition, for a low number of switching angles, the proposed GA algorithm reduces the computational burden to find the optimal solution compared with iterative methods and the resultant theory approach. The proposed method solves the asymmetry of the transcendental equation set, which has to be solved in cascade multilevel inverters.

## II. CASCADED MULTILEVEL INVERTER WITH UNEQUAL DC SOURCES

A single-phase structure of an m-level cascaded inverter is illustrated in Figure 2.2. Each separate dc source (SDCS) is connected to a single-phase full-bridge, or H-bridge, inverter. Each inverter level can generate three different voltage outputs,  $+V_{dc}$ , 0, and  $-V_{dc}$  by connecting the dc source to the ac output by different combinations of the four switches,  $S_1$ ,  $S_2$ ,  $S_3$ , and  $S_4$ . To obtain + $V_{dc}$ , switches  $S_1$  and  $S_4$  are turned on, whereas  $-V_{dc}$  can be obtained by turning on switches  $S_2$  and  $S_3$ . By turning on  $S_1$  and  $S_2$  or  $S_2$  and  $S_4$ , the output voltage is 0. The ac outputs of each of the different full-bridge inverter levels are connected in series such that the synthesized voltage waveform is the sum of the inverter outputs. The number of output phase voltage levels m in a cascade inverter is defined by m = 2s+1, where s is the number of separate dc sources. An example phase voltage waveform for an 11-level cascaded DOI 10.17148/IJARCCE.2015.4684 386



H-bridge inverter with 5 SDCSs and 5 full bridges is III.HARMONIC ELIMINATION PROBLEM WITH UNEQUAL shown in Fig. 1.

The phase voltage 
$$v_{a1} = v_{a1} + v_{a2} + v_{a3} + v_{a4} + v_{a5} + v_{a4} + v_{a5}$$
.



Fig.1 Single-phase structure of a multilevel cascaded H-bridges

For a stepped waveform such as the one depicted in Fig. 2 with s steps, the Fourier Transform for this waveform follows

$$H(n) = \frac{4}{\pi n} \left[ \cos(n\theta_1) + \cos(n\theta_2) + \dots + \cos(n\theta_s) \right]$$

Where n = 1, 3, 5, 7, ...



Fig.2 Output phase voltage waveform of an 11-level cascade inverter with 5 separate dc sources

#### Α. Comparison of topologies

| Table 1.1 Comparisons of DCI, CCI, CMI |           |         |  |  |  |  |
|----------------------------------------|-----------|---------|--|--|--|--|
| ode Clamped                            | Capacitor | Cascade |  |  |  |  |

| Diode Clamped          | Capacitor            | Cascade              |  |  |
|------------------------|----------------------|----------------------|--|--|
| Inverter (DCI)         | Clamped              | Multilevel           |  |  |
|                        | Inverter (CCI)       | Inverter (CMI)       |  |  |
| Switching is easier.   | Control is           | Communication        |  |  |
| At fundamental         | complicated to       | between full bridge  |  |  |
| frequency Efficiency   | track the voltage    | is requires          |  |  |
| is high.               | Levels for           | reference and        |  |  |
|                        | Capacitors           | carrier waveform.    |  |  |
| All the phases share a | Capacitors have      | Needs separate dc    |  |  |
| common dc bus,         | large Fraction of dc | Sources for real     |  |  |
| Which minimizes the    | bus Voltage across   | power Conversions    |  |  |
| Capacitance            | them so rating of    | and applications are |  |  |
| requirements of the    | these is Design      | limited.             |  |  |
| converter              | challenge.           |                      |  |  |
| T                      | 0 11                 | DC : 11              |  |  |
| It is efficient for    | Switching            | DC source is well    |  |  |
| Motor drives, traction | utilization and      | suited for various   |  |  |
| motors and             | efficiency are poor  | Renewable energy     |  |  |
| easy to design it.     | for real power       | Sources.             |  |  |
|                        | transmission         |                      |  |  |

### DC SOURCES

By applying Fourier series analysis, the staircase output voltage as shown in Figure 1 of multilevel inverters with unequal sources can be described as follows:

$$V (\omega t) = \sum_{n=1,3,5,\dots}^{\infty} \frac{4Vdc}{n\pi} X (k_1 \cos(n\theta_1) + k_2 \cos(n\theta_2) + k_3 \cos(n\theta_3) + \dots + k_s \cos(n\theta_s)) \sin(n\omega t)$$

Where,

 $k_i V_{dc}$  is the *i*<sup>th</sup> dc voltage,  $V_{\rm dc}$  is the nominal dc voltage,  $\theta_1 - \theta_m$  is the switching angles  $\theta_1 - \theta_m$  must satisfy the following condition:  $0 \leq \theta 1 \leq \theta 2 \leq \cdot \cdot \cdot \leq \theta s \leq \frac{\pi}{2}$ 

(2.1)

The number of harmonics which can be eliminated from the output voltage of the inverter is s-1. For example, to eliminate the fifth-order harmonic for a five-level inverter, equation set (2.1) must be satisfied. Note that the elimination of triplen harmonics for the three-phase power system applications is not necessary, because these harmonics are automatically eliminated from the line-line voltage

$$k_1 cos(\theta_1) + k_2 cos(\theta_2) = (\pi/2)M$$
  

$$k_1 cos(5\theta_1) + k_2 cos(5\theta_2) = 0.$$

(2.2)

In Eqn. (2.2), modulation index M is defined as M = $V_1/sV_{dc}$  and  $V_1$  is the fundamental of the required voltage. The fitness function is given by

$$f\left(\boldsymbol{\theta}_{1}, \boldsymbol{\theta}_{2}, \dots, \boldsymbol{\theta}_{5}\right) = \mathbf{100 x}$$
$$\left[\left|\mathbf{M} - \frac{|\mathbf{V1}|}{sV_{dc}}\right| + \left(\frac{|V_{5}| + |V_{7}| + \dots + |V_{3s-2 \text{ or } 3s-1}|}{sV_{dc}}\right)\right]$$

#### A. Methodology

The entire document should be in Times New Roman or Times font. Type 3 fonts must not be used. Other font types may be used if needed for special purposes. Recommended font sizes are shown in Table 1

> START Select the control strategy Design requirements Multilevel inverter design GA Based Firing DEA Based Firing angle optimization angle optimization Simulation using MATLAB/SIMULINK Comparison of Result STOP

#### Copyright to IJARCCE

Fig. 3 Flowchart of Methodology DOI 10.17148/IJARCCE.2015.4684



#### B. Genetic Algorithm

Genetic algorithms are inspired by Darwin's theory about evolution. Solution to a problem solved by genetic algorithms is evolved. Algorithm is started with a set of solutions (represented by chromosomes) called population. Solutions from one population are taken and used to form a new population. This is motivated by a hope, that the new population will be better than the old one. Solutions which are selected to form new solutions (offspring) are selected according to their fitness - the more suitable they are the more chances they have to reproduce. This is repeated until some condition (for example number of populations or improvement of the best solution) is satisfied.

Outline of the Basic Genetic Algorithm

- **Start** Generate random population of n chromosomes (suitable solutions for the problem).
- **Fitness** Evaluate the fitness f(x) of each chromosome x in the population
- **New population** Create a new population by repeating following steps until the new population is complete.
- **Selection** Select two parent chromosomes from a population according to their fitness (the better fitness, the bigger chance to be selected).
- **Crossover** With a crossover probability cross over the parents to form a new offspring (children). If no crossover was performed, offspring is an exact copy of parents.
- **Mutation** With a mutation probability mutate new offspring at each locus (position in chromosome).





IV.RESULT

Table 4.1 Results of GA

| MI    | Angle  |       |       |       | Fitnes | TH    |     |
|-------|--------|-------|-------|-------|--------|-------|-----|
|       |        |       |       |       |        | s     | D   |
|       |        |       |       |       |        | value |     |
| 0.47  | 37.677 | 52.94 | 67.99 | 87.23 | 88.    | 2.636 | 3.6 |
|       |        |       |       |       | 4      | 1     | 3   |
| 0.7   | 27.736 | 45.14 | 52.75 | 67.03 | 73.    | 1.879 | 2.9 |
|       |        |       |       |       | 9      | 8     | 7   |
| 0.9   | 7.3371 | 24.14 | 36.39 | 51.12 | 67.    | 1.771 | 2.6 |
|       |        |       |       |       | 8      | 7     | 2   |
| 1.075 | 4.5004 | 12.04 | 21.36 | 29.84 | 44.    | 1.377 | 2.4 |
|       |        |       |       |       | 9      | 5     | 1   |

#### **Modulation Index = 0.47**



#### **Modulation Index = 0.7**



**Modulation Index = 0.9** 



**Modulation Index = 1.075** 



Fig. 5 Output Voltage Waveforms of various MI.

**Modulation Index = 0.47** 





#### **Modulation Index = 0.7**



### **Modulation Index = 0.9**



**Modulation Index** = 1.075



Fig. 6 FFT of Output Voltage Waveform of Various MI.

### V. CONCLUSION

The proposed algorithm is very effective, efficient and reliable in finding solutions to high order non linear equations. This algorithm solve the non linear transcendent equations with a much simpler formulations. Also it can be used for any number of voltage levels without complex analytical calculations.

Computer simulations based on 11-level cascade H-bridge inverter can gives us the verification of validity of the proposed algorithm.

#### ACKNOWLEDGMENT

For this proposed work ME student wishes to acknowledge **Mrs. Shimi S.L.** the guide of this research paper and also the Head of the department **Dr. Lini Mathew** of NITTTR, Chandigarh for their valuable guidance and support.

#### REFERENCES

[1] H. Taghizadeh and M. TarafdarHagh., "Harmonic Elimination of Cascade Multilevel Inverters with Non-equal dc Sources Using Particle Swarm Optimization", IEEE Transactions on Industrial Electronics, Vol. 57, No. 11, pp.3678-3684, November 2010..

[2] José Rodríguez, Jih-Sheng Lai, and Fang ZhengPeng., "Multilevel Inverters: A Survey of Topologies, Controls, and Applications", IEEE Transactions on Industrial Electronics, Vol. 49, No. 4, pp.724-738, August 2002.

[3] SumanDebnath and Rup Narayan Ray., "Harmonic Elimination in Multilevel Inverter usingGA and PSO:A Comparison", IEEE Students Conference on Electrical, Electronics and Computer Science, Agartala – 799055, India, Vol. 9, No. 12, 2012.

[4] FaeteFilho, HelderZandonadi Maia, Tiago H. A. Mateus, BurakOzpineci, Leon M. Tolbert, and João O. P. Pinto., "Adaptive Selective Harmonic Minimization Based onANNs for Cascade Multilevel Inverters with Varying dc Sources", IEEE Transactions on Industrial Electronics, Vol. 60, No. 5, pp.1955-1962, May 2013

[5] Mohamed S. A. Dahidah, and Vassilios G. Agelidis., "Hybrid Genetic Algorithm for SelectiveHarmonic Elimination Control of a MultileveInverter with Non-Equal DC Sources", IEEE, Transitions on Industrial Electronics Drives, Vol. 5, No. 05, pp.1205-1210, 2005

[6] N. Bahari, Z. Salam, Taufik,, "Application of Differential Evolution to Determine the HEPWM Angles of a Three Phase Voltage Source Inverter", IEEE, Transitions on Power Electronics and Drives Group, Vol. 2, No. 10, pp. 2683-2688, 2010

[7] K. Haghdar, H. A. Shayanfar, M. H. ShahidiAlavi., "Selective Harmonics Elimination of Multi Level Inverters via Methods of GPS, SA and GA", IEEE Transition on Center of Excellence for Power System Operation and Automation, Vol. 1, No. 11, 2011.

[8] AyoubKavousi, BehroozVahidi, Reza Salehi, Mohammad KazemBakhshizadeh, NaeemFarokhnia, and S. Hamid Fathi., "Application of the Bee Algorithm for Selective Harmonic Elimination Strategy in Multilevel Inverters", IEEE Transactions on Power Electronics, Vol. 27, No. 4, pp.1689-1696, April 2012

[9] MehrdadTarafdarHagh, Hassan Taghizadeh, and KavehRazi., "Harmonic Minimization in Multilevel Inverters Using Modified Species-Based Particle Swarm Optimization", IEEE Transactions on Power Electronics, Vol. 24, No. 10, pp.2259-2267, October 2009

[10] F. J. T. Filho, Leon M. Tolbert, and BurakOzpineci., "Real Time Selective Harmonic Minimization for Multilevel Inverters Using Genetic Algorithm and Artificial Neural Network Angle Generation", IEEE 7<sup>th</sup>International Power Electronics and Motion Control Conference, Harbin, China, Vol. 8, No. 11, pp.895-899, June 2012.

[11] NaeemFarokhnia, HadiVadizadeh, Seyyed Hamid Fathi, and FaribaAnvariasl, "Calculating the Formula of Line-Voltage THD in Multilevel Inverter With Unequal DC Sources", IEEE Transactions on Industrial Electronics, Vol. 58, No. 8, pp.3359-3371, August 2011.

[12] A. Ebrahimi, N. Farokhnia, and S. H. Fathi., "A Hybrid Approach for Solving NonlinearEquations of SHEPWM in Multilevel Inverters", IEEE, Transition on Graduate Student Member, Vol. 9, No. 12, pp.1962-1967, 2012

[13] P. MaruthuPandi, and N.Devarajan., "Estimation of Optimized Power Quality In Micro Controller Based Cascaded Multilevel Inverter", IEEE, Irkutsk, Russia, Vol. 8, No. 10, pp.671-676, July 2010

[14] Jin Wang, and DamounAhmadi., "A Precise and Practical Harmonic EliminationMethod for Multilevel Inverters", IEEE Transactions on Industry Applications, Vol. 46, No. 2, pp.857-865, March/April 2010

[15] Jorge Luis Diaz Rodriguez, Oscar Eduardo Gualdron Guerrero, Aldo Pardo Garcia., "Harmonic Minimization of a PWM Power Inverter using Bio-inspired Algorithms", IEEE, Transition on Electrical and Computer Engineering Vol. 9, No. 12, 2012

[16] KinattingalSundareswaran, Krishna Jayant, and T. N. Shanavas., "Inverter Harmonic Elimination Through a Colony of Continuously Exploring Ants", IEEE Transactions on Industrial Electronics, Vol. 54, No. 5, pp.2558-2565, October 2007

[17] A. Sayyah, M. Aflaki, and A.R.Rezazade., "Optimization of THD and Suppressing Certain Order Harmonics in PWM



inverters using Genetic Algorithms", IEEE International Symposium on Intelligent Control Munich, Germany, Vol. 3, No. 6, pp. 874-879, October 2006.

[18] Mohammadi, H.R. and Akhavan, A., " A new adaptive selective harmonic elimination method for cascaded multilevel inverters using evolutionary methods", IEEE Industrial Electronics (ISIE), 23<sup>rd</sup> International Symposium, Istanbul, Vol. 10, No. 09, pp. 1484-1489, June 2014

[19] Ahmadi, D. and Jin Wang., "Full Study of Precise and Practical Harmonic Elimination Method for Multilevel Inverters", IEEE, transition on Applied Power Electronics Conference and Exposition, Washington DC, Vol. 1, No. 10, pp. 871-876, Feb. 2009

[20] Huibo Lou, Chengxiong Mao, Dan Wang, and Jiming Lu., "Fundamental modulation strategywith selective harmonic eliminationfor multilevel inverters", IET, published in Power Electronics Vol. 7, No. 8, pp. 2173-2181, Aug. 2014

[21] Ramkumar, S., Kamaraj, V., and Thamizharasan, S., "GA based optimization and criticalevaluation SHE methods for threelevelinverter", IEEE, Newport Beach, CA, Vol. 1, No. 04, pp. 115-121, Jan. 2011

[22] Basak, R., Nishita, P., Elias, Z., and Sreejith, S., "Harmonic elimination in common arm three phase isolated H-Bridgemulti level inverter", IEEE, Control, Instrumentation, Communication, and Computational Technologies, International Conference, Kanyakumari, Vol. 10, No. 09, pp. 646-650, July 2014.

[23] Aravind, P.S., and Alexander, S.A., "Harmonic minimization of a solarfed cascaded H Bridge inverterusing Artificial Neural Network", IEEE, Energy Efficient Technologies for Sustainability International Conference, Nagercoil, Vol. 01, No. 01, pp. 163-167, Apr. 2013

[24] Song Li,and Manyuan Ye, "Simulation study of harmonicelimination technology for multilevelinverters", IEEE, Electronic, Mechanical Engineering and Information Technology, International Conference, Harbin, China, Vol. 5, No. 01, pp 2738-2741, Aug. 2011

[25] Salam, Z., Amjad, A.M., and Majed, A., "Using Differential Evolution to Solvethe Harmonic Elimination PulseWidth Modulation for Five LevelCascaded Multilevel Voltage SourceInverter", IEEE, Artificial Intelligence, Modelling and Simulation, International Conference, Kota Kinabalu, Vol. 01, No. 04, pp. 43-48, Dec. 2013